



Click here for the 3D model.

| General Information     |                                                                                                                                                                                                         |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Series                  | KPS LDD Comm SMPS                                                                                                                                                                                       |
| Style                   | Leaded Stacked Chip                                                                                                                                                                                     |
| Description             | Low ESR, High Current Stacked<br>Ceramic Chips                                                                                                                                                          |
| Features                | Low ESR, High Current, High<br>Performance                                                                                                                                                              |
| RoHS                    | No                                                                                                                                                                                                      |
| Prop 65                 | WARNING: Cancer and reproductive harm - https://www.p65warnings.ca.gov /                                                                                                                                |
| SCIP Number             | 4221181d-d71c-4d0a-af45-5eab<br>760732b2                                                                                                                                                                |
| Termination             | 60/40 Solder Coated                                                                                                                                                                                     |
| Lead                    | J Leads                                                                                                                                                                                                 |
| Failure Rate            | N/A                                                                                                                                                                                                     |
| Testing and Reliability | Commercial                                                                                                                                                                                              |
| AEC-Q200                | No                                                                                                                                                                                                      |
| Notes                   | Note: Number of chips in stack<br>depends on design. Number of<br>Chips in this stack = 3. Note:<br>Turn Radius For Lead Extension<br>Is 0.1 Radians (Typical). Note:<br>Lead alignment within pin rows |

| Dimensions |                    |
|------------|--------------------|
| D          | 9.845mm +/-0.955mm |
| L          | 1.78mm +/-0.25mm   |
| Т          | 1.397mm MAX        |
| S          | 2.54mm TYP         |
| F          | 0.254mm +/-0.051mm |
| Α          | 9.144mm MAX        |
| С          | 10.16mm +/-0.635mm |
| E          | 11.18mm +/-0.25mm  |
| LO         | 1.586mm MAX        |
| LW         | 0.508mm +/-0.051mm |
| MP         | 1.27mm MIN         |

| Packaging Specifications |             |
|--------------------------|-------------|
| Packaging                | Waffle, Box |
| Packaging Quantity       | 36          |

| Specifications                  |                     |
|---------------------------------|---------------------|
| Specifications                  |                     |
| Capacitance                     | 15 uF               |
| Tolerance                       | 10%                 |
| Voltage DC                      | 50 VDC              |
| Dielectric Withstanding Voltage | 125 VDC             |
| Temperature Range               | -55/+125°C          |
| Temp. Coefficient               | BX                  |
| Dissipation Factor              | 2.5% 1 kHz 25C      |
| Aging Rate                      | 1% Loss/Decade Hour |
| Insulation Resistance           | 6.7 GOhms           |

shall be within ±.0.13 mm.

Statements of suitability for certain applications are based on our knowledge of typical operating conditions for such applications, but are not intended to constitute – and we specifically disclaim – any warranty concerning suitability for a specific customer application or use. This Information is intended for use only by customers who have the requisite experience and capability to determine the correct products for their application. Any technical advice inferred from this Information or otherwise provided by us with reference to the use of our products is given gratis, and we assume no obligation or liability for the advice given or results obtained.

Generated 05/29/2025 © 2006 - 2025 YAGEO